# **CHAPTER 4**

# Logic & Program Control Instruction:

**Topics** - Basic Logic Instruction, Shift & Rotate, Jump Group and Procedures, Machine Control & Miscellaneous Instructions, Basic Interrupt Processing, Hardware Interrupts

**Text Book Used** – The INTEL Microprocessors; Architecture, Programming and Interfacing By Barry B Brey (8thEdition)

### **BASIC LOGIC INSTRUCTIONS**

The basic logic instructions include AND, OR, Exclusive-OR, and NOT. Another logic instruction is TEST, which is explained in this section of the text because the operation of the TEST instruction is a special form of the AND instruction. Also explained is the NEG instruction, which is similar to the NOT instruction. Logic operations provide binary bit control in low-level software. The logic instructions allow bits to be set, cleared, or complemented. Low-level software appears in machine language or assembly language form and often controls the I/O devices in a system. All logic instructions affect the flag bits. Logic operations always clear the carry and overflow flags, while the other flags change to reflect the condition of the result. When binary data are manipulated in a register or a memory location, the rightmost bit position is always numbered bit 0. Bit position numbers increase from bit 0 toward the left, to bit 7 for a byte, and to bit 15 for a word. A doubleword (32 bits) uses bit position 31 as its leftmost bit and a quadword (64-bits) uses bit position 63 as it leftmost bit.

#### **AND**

The AND operation performs logical multiplication, as illustrated by the truth table in Figure 5–3. Here, two bits, A and B, are ANDed to produce the result X. As indicated by the truth table, X is a logic 1 only when both A and B are logic 1s. For all other input combinations of A and B, X is a logic 0. It is important to remember that 0 AND anything is always 0, and 1 AND 1 is always 1.

FIGURE 5–3 (a) The truth table for the AND operation and (b) the logic symbol of an AND gate.



The AND instruction can replace discrete AND gates if the speed required is not too great, although this is normally reserved for embedded control applications. (Note that Intel has released the 80386EX embedded controller, which embodies the basic structure of the personal computer system.) With the 8086 microprocessor, the AND instruction often executes in about a microsecond. With newer versions, the execution speed is greatly increased. Take the 3.0 GHz Pentium with its clock time of 1/3 ns that executes up to three instruction per clock (1/9 ns per AND operation). If the circuit that the AND instruction replaces operates at a much slower speed than the microprocessor, the AND instruction is a logical replacement. This replacement can save a considerable amount of money. A single AND gate integrated circuit (74HCT08) costs approximately 40¢, while it costs less than 1/100¢ to store the AND instruction in read-only memory. Note that a logic circuit replacement such as this only appears in control systems based on microprocessors and does not generally find application in the personal computer.

The AND operation clears bits of a binary number. The task of clearing a bit in a binary number is called **masking**. Figure 5–4 illustrates the process of masking. Notice that the leftmost 4 bits clear to 0 because 0 AND anything is 0. The bit positions that AND with 1s do not change. This occurs because if a 1 ANDs with a 1, a 1 results; if a 1 ANDs with a 0, a 0 results.

The AND instruction uses any addressing mode except memory-to-memory and segment register addressing. Table 5–16 lists some AND instructions and comments about their operations. An ASCII-coded number can be converted to BCD by using the AND instruction to mask off the leftmost four binary bit positions. This converts the ASCII 30H to 39H to 0–9. Example 5–25 shows a short program that converts the ASCII contents of BX into BCD. The AND instruction in this example converts two digits from ASCII to BCD simultaneously.

# **EXAMPLE 5-25**

0000 BB 3135 MOV BX,3135H ;load ASCII 0003 81 E3 0F0F AND BX,0F0FH ;mask BX

#### OR

The **OR operation** performs logical addition and is often called the *Inclusive-OR* function. The OR function generates a logic 1 output if any inputs are 1. A 0 appears at the output only when all inputs are 0. The truth table for the OR function appears in Figure 5–5. Here, the inputs A and B OR together to produce the X output. It is important to remember that 1 ORed with anything yields a 1.

FIGURE 5-4 The operation of the AND function showing how bits of a number are cleared to zero.

\* 0 0 0 0 1 1 1 1 1 Mask

0 0 0 0 0 xxxx Result

TABLE 5-16 Example AND instructions.

| Assembly Language | Operation                                                                                             |
|-------------------|-------------------------------------------------------------------------------------------------------|
| AND AL,BL         | AL = AL and BL                                                                                        |
| AND CX,DX         | CX = CX and DX                                                                                        |
| AND ECX,EDI       | ECX = ECX and EDI                                                                                     |
| AND RDX,RBP       | RDX = RDX and RBP (64-bit mode)                                                                       |
| AND CL,33H        | CL = CL and 33H                                                                                       |
| AND DI,4FFFH      | DI = DI and 4FFFH                                                                                     |
| AND ESI,34H       | ESI = ESI and 34H                                                                                     |
| AND RAX,1         | RAX = RAX and 1 (64-bit mode)                                                                         |
| AND AX,[DI]       | The word contents of the data segment memory location addressed<br>by DI are ANDed with AX            |
| AND ARRAY[SI],AL  | The byte contents of the data segment memory location addressed<br>by ARRAY plus SI are ANDed with AL |
| AND [EAX],CL      | CL is ANDed with the byte contents of the data segment memory location addressed by ECX               |

FIGURE 5–5 (a) The truth table for the OR operation and (b) the logic symbol of an OR gate.





In embedded controller applications, the OR instruction can also replace discrete OR gates. This results in considerable savings because a quad, two-input OR gate (74HCT32) costs about 40¢, while the OR instruction costs less than 1/100¢ to store in a read-only memory. Figure 5–6 shows how the OR gate sets (1) any bit of a binary number. Here, an unknown number (XXXX XXXX) ORs with a 0000 1111 to produce a result of XXXX 1111. The rightmost 4 bits set, while the leftmost 4 bits remain unchanged. The OR operation sets any bit; the AND operation clears any bit.

The OR instruction uses any of the addressing modes allowed to any other instruction except segment register addressing. Table 5–17 illustrates several example OR instructions with comments about their operation.

Suppose that two BCD numbers are multiplied and adjusted with the AAM instruction. The result appears in AX as a two-digit unpacked BCD number. Example 5–26 illustrates this multiplication and shows how to change the result into a two-digit ASCII-coded number using the OR instruction. Here, OR AX,3030H converts the 0305H found in AX to 3335H. The OR operation can be replaced with an ADD AX,3030H to obtain the same results.

TABLE 5-17 Example OR instructions.

| Assembly Language   | Operation                                                                                        |
|---------------------|--------------------------------------------------------------------------------------------------|
| OR AH,BL            | AL = AL or BL                                                                                    |
| OR SI,DX            | SI = SI or DX                                                                                    |
| OR EAX,EBX          | EAX = EAX or EBX                                                                                 |
| OR R9,R10           | R9 = R9 or R10 (64-bit mode)                                                                     |
| OR DH,0A3H          | DH = DH or 0A3H                                                                                  |
| OR SP,990DH         | SP = SP or 990DH                                                                                 |
| OR EBP,10           | EBP = EBP or 10                                                                                  |
| OR RBP,1000H        | RBP = RBP or 1000H (64-bit mode)                                                                 |
| OR DX,[BX]          | DX is ORed with the word contents of data segment memory<br>location addressed by BX             |
| OR DATES[DI + 2],AL | The byte contents of the data segment memory location<br>addressed by DI plus 2 are ORed with AL |

| EX |  |  |  |
|----|--|--|--|
|    |  |  |  |
|    |  |  |  |

| 0000 | B0         | 05   | MOV | AL,5     | ;load data         |
|------|------------|------|-----|----------|--------------------|
| 0002 | <b>B</b> 3 | 07   | MOV | BL,7     |                    |
| 0004 | F6         | E3   | MUL | BL       |                    |
| 0006 | D4         | 0A   | AAM |          | ; adjust           |
| 8000 | 0D         | 3030 | OR  | AX,3030H | ; convert to ASCII |

# **Exclusive-OR**

The Exclusive-OR instruction (XOR) differs from Inclusive-OR (OR). The difference is that a 1,1 condition of the OR function produces a 1; the 1,1 condition of the Exclusive-OR operation produces a 0. The Exclusive-OR operation excludes this condition; the Inclusive-OR includes it.

Figure 5–7 shows the truth table of the Exclusive-OR function. (Compare this with Figure 5–5 to appreciate the difference between these two OR functions.) If the inputs of the Exclusive-OR function are both 0 or both 1, the output is 0. If the inputs are different, the output is 1. Because of this, the Exclusive-OR is sometimes called a comparator. The XOR instruction uses any addressing mode except segment register addressing. Table 5–18 lists several Exclusive-OR instructions and their operations.

As with the AND and OR functions, Exclusive-OR can replace discrete logic circuitry in embedded applications. The 74HCT86 quad, two-input Exclusive-OR gate is replaced by one XOR instruction. The 74HCT86 costs about 40¢, whereas the instruction costs less than 1/100¢ to store in the memory. Replacing just one 74HCT86 saves a considerable amount of money, especially if many systems are built.

FIGURE 5-7 (a) The truth table for the Exclusive-OR operation and (b) the logic symbol of an Exclusive-OR





(b)

TABLE 5-18 Example Exclusive-OR instructions.

| Assembly Language | Operation                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------|
| XOR CH,DL         | CH = CH xor DL                                                                                             |
| XOR SI,BX         | SI = SI xor BX                                                                                             |
| XOR EBX,EDI       | EBX = EBX xor EDI                                                                                          |
| XOR RAX,RBX       | RAX = RAX xor RBX (64-bit mode)                                                                            |
| XOR AH,0EEH       | AH = AH xor 0EEH                                                                                           |
| XOR DI,00DDH      | DI = DI xor 00DDH                                                                                          |
| XOR ESI,100       | ESI = ESI xor 100                                                                                          |
| XOR R12,20        | R12 = R12 xor 20 (64-bit mode)                                                                             |
| XOR DX,[SI]       | DX is Exclusive-ORed with the word contents of the data segment<br>memory location addressed by SI         |
| XOR DEAL[BP+2],AH | AH is Exclusive-ORed with the byte contents of the stack segment<br>memory location addressed by BP plus 2 |

The Exclusive-OR instruction is useful if some bits of a register or memory location must be inverted. This instruction allows part of a number to be inverted or complemented. Figure 5–8 shows how just part of an unknown quantity can be inverted by XOR. Notice that when a 1 Exclusive-ORs with X, the result is X. If a 0 Exclusive-ORs with X, the result is X. Suppose that the leftmost 10 bits of the BX register must be inverted without changing the rightmost 6 bits. The XOR BX,0FFC0H instruction accomplishes this task. The AND instruction clears (0) bits, the OR instruction sets (1) bits, and now the Exclusive-OR instruction inverts bits. These three instructions allow a program to gain complete control over any bit stored in any register or memory location. This is ideal for control system applications in which equipment must be turned on (1), turned off (0), and toggled from on to off or off to on.

A common use for the Exclusive-OR instruction is to clear a register to zero. For example, the XOR CH,CH instruction clears register CH to 00H and requires 2 bytes of memory to store the instruction. Likewise, the MOV CH, 00H instruction also clears CH to 00H, but requires 3 bytes of memory. Because of this saving, the XOR instruction is often used to clear a register in place of a move immediate.

Example 5–27 shows a short sequence of instructions that clears bits 0 and 1 of CX, sets bits 9 and 10 of CX, and inverts bit 12 of CX. The OR instruction is used to set bits, the AND instruction is used to clear bits, and the XOR instruction inverts bits.

> FIGURE 5-8 The operation xxxxxxx Unknown number of the Exclusive-OR function ⊕00001111 Mask showing how bits of a number xxxx xxx Result are inverted. EXAMPLE 5-27 0000 81 C9 0600 ;set bits 9 and 10 CX,0600H CX, OFFFCH ;clear bits 0 and 1 0004 83 E1 FC AND 0007 81 F1 1000 ;invert bit 12

XOR CX, 1000H

# **Test and Bit Test Instructions**

The **TEST instruction** performs the AND operation. The difference is that the AND instruction changes the destination operand, whereas the TEST instruction does not. A TEST only affects the condition of the flag register, which indicates the result of the test. The TEST instruction uses the same addressing modes as the AND instruction. Table 5–19 lists some TEST instructions and their operations.

The TEST instruction functions in the same manner as a CMP instruction. The difference is that the TEST instruction normally tests a single bit (or occasionally multiple bits), whereas the CMP instruction tests the entire byte, word, or doubleword. The zero flag (Z) is a logic 1 (indicating a zero result) if the bit under test is a zero, and Z=0 (indicating a nonzero result) if the bit under test is not zero.

Usually the TEST instruction is followed by either the JZ (jump if zero) or JNZ (jump if not zero) instruction. The destination operand is normally tested against immediate data. The value of immediate data is 1 to test the rightmost bit position, 2 to test the next bit, 4 for the next, and so on.

Example 5–28 lists a short program that tests the rightmost and leftmost bit positions of the AL register. Here, 1 selects the rightmost bit and 128 selects the leftmost bit. (Note: A 128 is an 80H.) The JNZ instruction follows each test to jump to different memory locations, depending on the outcome of the tests. The JNZ instruction jumps to the operand address (RIGHT or LEFT in the example) if the bit under test is not zero.

The 80386 through the Pentium 4 processors contain additional test instructions that test single bit positions. Table 5–20 lists the four different bit test instructions available to these microprocessors.

All four forms of the bit test instruction test the bit position in the destination operand selected by the source operand. For example, the BT AX,4 instruction tests bit position 4 in AX. The result of the test is located in the carry flag bit. If bit position 4 is a 1, carry is set; if bit position 4 is a 0, carry is cleared.

The remaining 3-bit test instructions also place the bit under test into the carry flag and change the bit under test afterward. The BTC AX,4 instruction complements bit position 4 after testing it, the BTR AX,4 instruction clears it (0) after the test, and the BTS AX,4 instruction sets it (1) after the test.

Example 5–29 repeats the sequence of instructions listed in Example 5–27. Here, the BTR instruction clears bits in CX, BTS sets bits in CX, and BTC inverts bits in CX.

#### **EXAMPLE 5-28**

| 0000 A8 01 | TEST AL,1   | ;test right bit |
|------------|-------------|-----------------|
| 0002 75 1C | JNZ RIGHT   | :if set         |
| 0004 A8 80 | TEST AL,128 | ;test left bit  |
| 0006 75 38 | JNZ LEFT    | ;if set         |

#### TABLE 5-19 Example TEST instructions.

| Assembly Language | Operation                           |
|-------------------|-------------------------------------|
| TEST DL,DH        | DL is ANDed with DH                 |
| TEST CX,BX        | CX is ANDed with BX                 |
| TEST EDX,ECX      | EDX is ANDed with ECX               |
| TEST RDX,R15      | RDX is ANDed with R15 (64-bit mode) |
| TEST AH,4         | AH is ANDed with 4                  |
| TEST EAX,256      | EAX is ANDed with 256               |

#### TABLE 5-20 Bit test instructions.

| Assembly Language | Operation                                                                                 |
|-------------------|-------------------------------------------------------------------------------------------|
| BT                | Tests a bit in the destination operand specified by the source operand                    |
| BTC               | Tests and complements a bit in the destination operand specified<br>by the source operand |
| BTR               | Tests and resets a bit in the destination operand specified by the<br>source operand      |
| BTS               | Tests and sets a bit in the destination operand specified by the source operand           |

# EXAMPLE 5-29

| 0000 OF | BA E9 | 09 | BTS | CX,9   | ;set bit 9         |
|---------|-------|----|-----|--------|--------------------|
| 0004 OF | BA E9 | 0A | BTS | CX, 10 | ;set bit 10        |
| 0008 OF | BA F1 | 00 | BTR | CX,0   | ;clear bit 0       |
| 000C OF | BA F1 | 01 | BTR | CX, 1  | ;clear bit 1       |
| 0010 OF | BA F9 | OC | BTC | CX, 12 | ;complement bit 12 |

# **NOT and NEG**

Logical inversion, or the one's complement (NOT), and arithmetic sign inversion, or the two's complement (NEG), are the last two logic functions presented (except for shift and rotate in the next section of the text). These are two of a few instructions that contain only one operand.

Table 5–21 lists some variations of the NOT and NEG instructions. As with most other instructions, NOT and NEG can use any addressing mode except segment register addressing.

The NOT instruction inverts all bits of a byte, word, or doubleword. The NEG instruction two's complements a number, which means that the arithmetic sign of a signed number changes from positive to negative or from negative to positive. The NOT function is considered logical, and the NEG function is considered an arithmetic operation.

TABLE 5-21 Example NOT and NEG instructions.

| Assembly Language | Operation                                                                                       |  |  |
|-------------------|-------------------------------------------------------------------------------------------------|--|--|
| NOT CH            | CH is one's complemented                                                                        |  |  |
| NEG CH            | CH is two's complemented                                                                        |  |  |
| NEG AX            | AX is two's complemented                                                                        |  |  |
| NOT EBX           | EBX is one's complemented                                                                       |  |  |
| NEG ECX           | ECX is two's complemented                                                                       |  |  |
| NOT RAX           | RAX is one's complemented (64-bit mode)                                                         |  |  |
| NOT TEMP          | The contents of data segment memory location TEMP is one's<br>complemented                      |  |  |
| NOT BYTE PTR[BX]  | The byte contents of the data segment memory location<br>addressed by BX are one's complemented |  |  |

### **SHIFT AND ROTATE**

Shift and rotate instructions manipulate binary numbers at the binary bit level, as did the AND, OR, Exclusive-OR, and NOT instructions. Shifts and rotates find their most common applications in low-level software used to control I/O devices. The microprocessor contains a complete complement of shift and rotate instructions that are used to shift or rotate any memory data or register.

# Shift

Shift instructions position or move numbers to the left or right within a register or memory location. They also perform simple arithmetic such as multiplication by powers of  $2^{+n}$  (left shift) and division by powers of  $2^{-n}$  (right shift). The microprocessor's instruction set contains four different shift instructions: Two are logical shifts and two are arithmetic shifts. All four shift operations appear in Figure 5–9.

Notice in Figure 5–9 that there are two right shifts and two left shifts. The logical shifts move a 0 into the rightmost bit position for a logical left shift and a 0 into the leftmost bit position for a logical right shift. There are also two arithmetic shifts. The arithmetic shift left and logical left shift are identical. The arithmetic right shift and logical right shift are different because the arithmetic right shift copies the sign-bit through the number, whereas the logical right shift copies a 0 through the number.

Logical shift operations function with unsigned numbers, and arithmetic shifts function with signed numbers. Logical shifts multiply or divide unsigned data, and arithmetic shifts multiply or divide signed data. A shift left always multiplies by 2 for each bit position shifted, and a shift right always divides by 2 for each bit position shifted. Shifting a number two places, to the left or right, multiplies or divides by 4.

Table 5–22 illustrates some addressing modes allowed for the various shift instructions. There are two different forms of shifts that allow any register (except the segment register) or memory location to be shifted. One mode uses an immediate shift count, and the other uses register CL to hold the shift count. Note that CL must hold the shift count. When CL is the shift count, it does not change when the shift instruction executes. Note that the shift count is a modulo-32 count, which means that a shift count of 33 will shift the data one place (33/32 = remainder of 1). The same applies to a 64-bit number, but the shift count is modulo-64.

FIGURE 5–9 The shift instructions showing the operation and direction of the shift.



TABLE 5-22 Example shift instructions.

| Assembly Language | Operation                                                                                                                  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| SHL AX,1          | AX is logically shifted left 1 place                                                                                       |  |  |
| SHR BX,12         | BX is logically shifted right 12 places                                                                                    |  |  |
| SHR ECX,10        | ECX is logically shifted right 10 places                                                                                   |  |  |
| SHL RAX,50        | RAX is logically shifted left 50 places (64-bit mode)                                                                      |  |  |
| SAL DATA1,CL      | The contents of data segment memory location DATA1 are<br>arithmetically shifted left the number of spaces specified by CL |  |  |
| SHR RAX,CL        | RAX is logically shifted right the number of spaces specified by CL<br>(64-bit mode)                                       |  |  |
| SAR SI,2          | SI is arithmetically shifted right 2 places                                                                                |  |  |
| SAR EDX,14        | EDX is arithmetically shifted right 14 places                                                                              |  |  |

Example 5–30 shows how to shift the DX register left 14 places in two different ways. The first method uses an immediate shift count of 14. The second method loads 14 into CL and then uses CL as the shift count. Both instructions shift the contents of the DX register logically to the left 14 binary bit positions or places. Suppose that the contents of AX must be multiplied by 10, as shown in Example 5–31.

This can be done in two ways: by the MUL instruction or by shifts and additions. A number is doubled when it shifts left one place. When a number is doubled, and then added to the number times 8, the result is 10 times the number. The number 10 decimal is 1010 in binary. A logic 1 appears in both the 2's and 8's positions. If 2 times the number is added to 8 times the number, the result is 10 times the number. Using this technique, a program can be written to multiply by any constant. This technique often executes faster than the multiply instruction found in earlier versions of the Intel microprocessor.

| - · · · · · · · · · · · · · · · · · · ·      |                                                                        |
|----------------------------------------------|------------------------------------------------------------------------|
| EXAMPLE 5-30                                 | EXAMPLE 5-31                                                           |
| 0000 C1 E2 0E SHL DX,14                      | ;Multiply AX by 10 (1010)                                              |
| or                                           | , 0000 D1 E0 , SHL AX,1 ;AX times 2 , 0002 8B D8 , MOV BX,AX           |
| 0003 B1 0E MOV CL,14<br>0005 D3 E2 SHL DX,CL | 0004 C1 E0 02 SHL AX,2 ;AX times 8 0007 03 C3 ADD AX,EX ;AX times 10   |
|                                              | ;<br>;Multiply AX by 18 (10010)<br>;                                   |
|                                              | 0009 D1 E0 SHL AX,1 ;AX times 2<br>000B 8B D8 MOV BX,AX                |
|                                              | 000D C1 E0 03 SHL AX,3 ;AX times 16 0010 03 C3 ADD AX, EX ;AX times 18 |
|                                              | Multiply AX by 5 (101)                                                 |
|                                              | 0012 8B D8                                                             |
|                                              | 0014 C1 E0 02 SHL AX,2 ;AX times 4<br>0017 03 C3 ADD AX,EX ;AX times 5 |
|                                              |                                                                        |

**Double-Precision Shifts (80386–Core2 Only).** The 80386 and above contain two double precision shifts: SHLD (shift left) and SHRD (shift right). Each instruction contains three operands, instead of the two found with the other shift instructions. Both instructions function with two 16-or 32-bit registers, or with one 16-or 32-bit memory location and a register.

The SHRD AX,BX,12 instruction is an example of the double-precision shift right instruction. This instruction logically shifts AX right by 12 bit positions. The rightmost 12 bits of BX shift into the leftmost 12 bits of AX. The contents of BX remain unchanged by this instruction. The shift count can be an immediate count, as in this example, or it can be found in register CL, as with other shift instructions.

The SHLD EBX,ECX,16 instruction shifts EBX left. The leftmost 16 bits of ECX fill the rightmost 16 bits of EBX after the shift. As before, the contents of ECX, the second operand, remain unchanged. This instruction, as well as SHRD, affects the flag bits.

#### Rotate

Rotate instructions position binary data by rotating the information in a register or memory location, either from one end to another or through the carry flag. They are often used to shift or position numbers that are wider than 16 bits in the 8086–80286 microprocessors or wider than 32 bits in the 80386 through the Core2. The four available rotate instructions appear in Figure 5–10. Numbers rotate through a register or memory location, through the C flag (carry), or through a register or memory location only. With either type of rotate instruction, the programmer can select either a left or a right rotate. Addressing modes used with rotate are the same as those used with shifts. A rotate count can be immediate or located in register CL. Table 5–23 lists some of the possible rotate instructions. If CL is used for a rotate count, it does not change. As with shifts, the count in CL is a modulo-32 count for a 32-bit operation and modulo-64 for a 64-bit operation. Rotate instructions are often used to shift wide numbers to the left or right. The program listed in Example 5–32 shifts the 48-bit number in registers DX, BX, and AX left one binary place. Notice that the least significant 16 bits (AX) shift left first. This moves the leftmost bit of AX into the carry flag bit. Next, the rotate BX instruction rotates carry into BX, and its leftmost bit moves into carry. The last instruction rotates carry into DX, and the shift is complete.

## **EXAMPLE 5-32**

0000 D1 E0 SHL AX,1 0002 D1 D3 RCL BX,1 0004 D1 D2 RCL DX,1



TABLE 5-23 Example rotate instructions.

| Assembly Language  | Operation                                                                                       |  |  |
|--------------------|-------------------------------------------------------------------------------------------------|--|--|
| ROL SI,14          | SI rotates left 14 places                                                                       |  |  |
| RCL BL,6           | BL rotates left through carry 6 places                                                          |  |  |
| ROL ECX,18         | ECX rotates left 18 places                                                                      |  |  |
| ROL RDX,40         | RDX rotates left 40 places                                                                      |  |  |
| RCR AH,CL          | AH rotates right through carry the number of places specified by CL                             |  |  |
| ROR WORD PTR[BP],2 | The word contents of the stack segment memory location<br>addressed by BP rotate right 2 places |  |  |

FIGURE 5-10 The rotate instructions showing the direction and operation of each rotate.

# **Bit Scan Instructions**

Although the bit scan instructions don't shift or rotate numbers, they do scan through a number searching for a 1-bit. Because this is accomplished within the microprocessor by shifting the number, bit scan instructions are included in this section of the text.

The bit scan instructions BSF (bit scan forward) and BSR (bit scan reverse) are available only in the 80386—Pentium 4 processors. Both forms scan through the source number, searching for the first 1-bit. The BSF instruction scans the number from the leftmost bit toward the right, and BSR scans the number from the rightmost bit toward the left. If a 1-bit is encountered, the zero flag is set and the bit position number of the

1-bit is placed into the destination operand. If no 1-bit is encountered (i.e., the number contains all zeros), the zero flag is cleared. Thus, the result is not-zero if no 1-bit is encountered.

For example, if EAX = 60000000H and the BSF EBX,EAX instruction executes, the number is scanned from the leftmost bit toward the right. The first 1-bit encountered is at bit position 30, which is placed into EBX and the zero flag bit is set. If the same value for EAX is used for the BSR instruction, the EBX register is loaded with 29 and the zero flag bit is set.

# THE JUMP GROUP

The main program control instruction, **jump** (JMP), allows the programmer to skip sections of a program and branch to any part of the memory for the next instruction. A conditional jump instruction allows the programmer to make decisions based upon numerical tests. The results of numerical tests are held in the flag bits, which are then tested by conditional jump instructions. Another instruction similar to the conditional jump, the conditional set, is explained with the conditional jump instructions in this section.

In this section of the text, all jump instructions are illustrated with their uses in sample programs. Also revisited are the LOOP and conditional LOOP instructions, first presented in Chapter 3, because they are also forms of the jump instruction.

# **Unconditional Jump (JMP)**

Three types of unconditional jump instructions (see Figure 6–1) are available to the microprocessor: short jump, near jump, and far jump. The **short jump** is a 2-byte instruction that allows jumps or branches to memory locations within +127 and –128 bytes from the address following the jump. The 3-byte **near jump** allows a branch or jump within ±32K bytes (or anywhere in the current code segment) from the instruction in the current code segment. Remember that segments are cyclic in nature, which means that one location above offset address FFFFH is offset address 0000H. For this reason, if you jump 2 bytes ahead in memory and the instruction pointer addresses offset address FFFFH, the flow continues at offset address 0001H. Thus, a displacement of ±32K bytes allows a jump to any location within the current code segment. Finally, the 5-byte **far jump** allows a jump to any memory location within the real memory system. The short and near jumps are often called **intrasegment jumps**. In the 80386 through the Core2 processors, the near jump is within ±2G if the machine is operated in the

protected mode, with a code segment that is 4G bytes long. If operated in the real mode, the near jump is within ±32K bytes. In the protected mode, the 80386 and above use a 32- bit displacement that is not shown in Figure 6–1. If the Pentium 4 is operated in the 64-bit mode, a jump can be to any address in its 1T memory space.

**Short Jump.** Short jumps are called **relative jumps** because they can be moved, along with their related software, to any location in the current code segment without a change. This is because the jump address is not stored with the opcode. Instead of a jump address, a **distance**, or displacement, follows the opcode. The short jump displacement is a distance represented by a 1-byte signed number whose value ranges between +127 and -128. The short jump instruction appears in Figure 6–2. When the microprocessor executes a short jump, the displacement is signextended and added to the instruction pointer (IP/EIP) to generate the jump address within the current code segment. The short jump instruction branches to this new address for the next instruction in the program.

Example 6–1 shows how short jump instructions pass control from one part of the program to another. It also illustrates the use of a **label** (a symbolic name for a memory address) with the jump instruction. Notice how one jump (JMP SHORT NEXT) uses the SHORT directive to force a short jump, while the other does not. Most assembler programs choose the best form of the jump instruction so the second jump instruction (JMP START) also assembles as a short jump. If the address of the next instruction (0009H) is added to the sign-extended displacement (0017H) of the first jump, the address of NEXT is at location 0017H + 0009H or 0020H.



FIGURE 6-1 The three main forms of the JMP instruction. Note that Disp is either an 8- or 16-bit signed displacement or distance.



Whenever a jump instruction references an address, a label normally identifies the address. The JMP NEXT instruction is an example; it jumps to label NEXT for the next instruction. It is very rare to use an actual hexadecimal address with any jump instruction, but the assembler supports addressing in relation to the instruction pointer by using the \$+a displacement. For example, the JMP \$+2 instruction jumps over the next two memory locations (bytes) following the JMP instruction. The label NEXT must be followed by a colon (NEXT:) to allow an instructionto reference it for a jump. If a colon does not follow a label, you cannot jump to it. Note that the only time a colon is used after a label is when the label is used with a jump or call instruction. This is also true in Visual C++.

**Near Jump.** The near jump is similar to the short jump, except that the distance is farther. A near jump passes control to an instruction in the current code segment located within ±32K bytes from the near jump instruction. The distance is ±2G in the 80386 and above when operated in protected mode. The near jump is a 3-byte instruction that contains an opcode followed by a signed 16-bit displacement. In the 80386 through the Pentium 4 processors, the displacement is 32 bits and the near jump is 5 bytes long. The signed displacement adds to the instruction pointer (IP) to generate the jump address. Because the signed displacement is in the range of ±32K, a near jump can jump to any memory location within the current real mode code segment. The protected mode code segment in the 80386 and above can be 4G bytes long, so the 32-bit displacement allows a near jump to any location within ±2G bytes. Figure 6–3 illustrates the operation of the real mode near jump instruction.

The near jump is also relocatable (as was the short jump) because it is also a relative jump. If the code segment moves to a new location in the memory, the distance between the jump instruction and the operand address remains the same. This allows a code segment to be relocated by simply moving it. This

feature, along with the relocatable data segments, makes the Intel family of microprocessors ideal for use in a general-purpose computer system. Software can be written and loaded anywhere in the memory and function without modification because of the relative jumps and relocatable data segments.

Example 6–2 shows the same basic program that appeared in Example 6–1, except that the jump distance is greater. The first jump (JMP NEXT) passes control to the instruction at offset memory location 0200H within the code segment. Notice that the instruction assembles as E9 0200 R. The letter R denotes a **relocatable jump address** of 0200H. The relocatable address of 0200H is for the assembler program's internal use only. The actual machine language instruction assembles as E9 F6 01, which does not appear in the assembler listing. The actual displacement is 01F6H for this jump instruction. The assembler lists the jump address as 0200 R, so the address is easier to interpret as software is developed. If the linked execution file (.EXE) or command file (.COM) is displayed in hexadecimal code, the jump instruction appears as E9 F6 01.



**Far Jump.** A far jump instruction (see Figure 6–4) obtains a new segment and offset address to accomplish the jump. Bytes 2 and 3 of this 5-byte instruction contain the new offset address; bytes 4 and 5 contain the new segment address. If the microprocessor (80286 through the Core2) is operated in the protected mode, the segment address accesses a descriptor that contains the base address of the far jump segment. The offset address, which is either 16 or 32 bits, contains the offset address within the new code segment.

Example 6–3 lists a short program that uses a far jump instruction. The far jump instruction sometimes appears with the FAR PTR directive, as illustrated. Another way to obtain a far jump is to define a label as a **far label.** A label is far only if it is external to the current code segment or procedure. The JMP UP instruction in the example references a far label. The label UP is defined as a far label by the EXTRN UP:FAR directive. **External labels** appear in programs that contain more than one program file. Another way of defining a label as global is to use a *double colon* (LABEL::) following the label in place of the single colon. This is required inside procedure blocks that are defined as near if the label is accessed from outside the procedure block.

When the program files are joined, the linker inserts the address for the UP label into the JMP UP instruction. It also inserts the segment address in the JMP START instruction. The segment address in JMP FAR PTR START is listed as - - - - R for relocatable; the segment address in JMP UP is listed as - - - - E for external. In both cases, the - - - - is filled in by the linker when it links or joins the program files.



Jumps with Register Operands. The jump instruction can also use a 16- or 32-bit register as an operand. This automatically sets up the instruction as an **indirect jump**. The address of the jump is in the register specified by the jump instruction. Unlike the displacement associated with the near jump, the contents of the register are transferred directly into the instruction pointer. An indirect jump does not add to the instruction pointer, as with short and near jumps. The JMP AX instruction, for example, copies the contents of the AX register into the IP when the jump occurs. This allows a jump to any location within the current code segment. In the 80386 and above, a JMP EAX instruction also jumps to any location within the current code segment; the difference is that in protected mode the code segment can be 4G bytes long, so a 32-bit offset address is needed.

### **EXAMPLE 6-4**

```
; Instructions that read 1, 2, or 3 from the keyboard.
                  ;The number is displayed as 1, 2, or 3 using a jump table
                                                  ; select SMALL model
                  .MODEL SMALL
0000
                   .DATA
                                                  ; start data segment
0000 0030 R
                  TABLE: DW ONE
                                                  ; jump table
                          DW TWO
0002 0034 R
0004 0038 R
                          DW THREE
0000
                  .CODE
                                                  ;start code segment
                   .STARTUP
                                                  ;start program
0017 B4 01
                  TOP:
                          MOV AH, 1
                                                  ; read key into AL
0019 CD 21
                          INT 21H
001B 2C 31
                          SUB AL, 31
                                                  ; convert to BCD
001D 72 F9
                          JB TOP
                                                  ; if key < 1
001F 32 02
                          CMP AL, 2
0021 77 F4
                          JA TOP
                                                  ;if key > 3
                          MOV AH, 0
0023 B4 00
                                                  ;double key code
                          ADD AX, AX
0025 03 C0
0027 BE 0000 R
                          MOV SI, OFFSET TABLE
                                                 ; address TABLE
002A 03 F0
                          ADD SI, AX
                                                  ; form lookup address
                          MOV AX, [SI]
002C 8B 04
                                                  ;get ONE, TWO or THREE
002E FF E0
                          JMP AX
                                                  ; jump to ONE, TWO or THREE
0030 B2 31
                  ONE:
                          MOV DL. '1'
                                                  ; get ASCII 1
                          JMP BOT
0032 EB 06
                          MOV DL, '2'
                                                  ;get ASCII 2
0034 B2 32
                  TWO:
0036 EB 02
                          JMP BOT
0038 B2 33
                  THREE:
                          MOV DL, '3'
                                                  ;get ASCII 3
003A B4 02
                          MOV AH. 2
                                                  ; display number
                  BOT:
003C CD 21
                          INT 21H
                   EXIT.
                  END
```

Example 6–4 shows how the JMP AX instruction accesses a jump table in the code segment. This DOS program reads a key from the keyboard and then modifies the ASCII code to 00H in AL for a '1', 01H for a '2', and 02H for a '3'. If a '1', '2', or '3' is typed, AH is cleared to 00H. Because the jump table contains 16-bit offset addresses, the contents of AX are doubled to 0, 2, or 4, so a 16-bit entry in the table can be accessed. Next, the offset address of the start of the jump table is loaded to SI, and AX is added to form the reference to the jump address. The MOV AX,[SI] instruction then fetches an address from the jump table, so the JMP AX instruction jumps to the addresses (ONE, TWO, or THREE) stored in the jump table.

Indirect Jumps Using an Index. The jump instruction may also use the [] form of addressing to directly access the jump table. The jump table can contain offset addresses for near indirect jumps, or segment and offset addresses for far indirect jumps. (This type of jump is also known as a *double-indirect jump* if the register jump is called an *indirect jump*.) The assembler assumes that the jump is near unless the FAR PTR directive indicates a far jump instruction. Here Example 6–5 repeats Example 6–4 by using the JMP TABLE [SI] instead of JMP AX. This reduces the length of the program.

The mechanism used to access the jump table is identical with a normal memory reference. The JMP TABLE [SI] instruction points to a jump address stored at the code segment offset location addressed by SI. It jumps to the address stored in the memory at this location. Both the register and indirect indexed jump instructions usually address a 16-bit offset. This means that both types of jumps are near jumps. If a JMP FAR PTR [SI] or JMP TABLE [SI], with TABLE data defined with the DD directive appears in a program, the microprocessor assumes that the jump table contains doubleword, 32-bit addresses (IP and CS).

#### **EXAMPLE 6-5**

```
; Instructions that read 1, 2, or 3 from the keyboard.
                  ;The number is displayed as 1, 2, or 3 using a jump table
                  .MODEL SMALL
                                            ;select SMALL model
0000
                  . DATA
                                            ;start data segment
0000 002D R
                                  ONE
                  TABLE:
                          DΜ
                                            ; jump table
0002 0031 R
                          DW
                                  TWO
0004 0035 R
                                  THREE
                          DW
                  .CODE
0000
                                            ;start code segment
                   .STARTUP
                                            ;start program
0017 B4 01
                  TOP:
                          MOV
                                  AH,1
                                            ; read key into AL
0019 CD 21
                          INT
                                  21H
                                            ;convert to BCD
001B 2C 31
                          SUB
                                  AL, 31
001D 72 F9
                          JB
                                  TOP
                                            ; if key < 1
                          CMP
001F 32 02
                                  AL, 2
0021 77
                                            ; if key > 3
        F4
                          JΑ
                                  TOP
                                  AH,0
0023 B4 00
                          MOV
                                            ;double key code
                          ADD
                                  AX, AX
0025 03
        CO
0027 B5 F0
                          MOV
                                  SI,AX
                                            ; form lookup address
0029 FF A4 0000 R
                          JMP
                                  TABLE[SI] ; jump to ONE, TWO or THREE
002D B2 31
                  ONE:
                          MOV
                                  DL. '1'
                                            ;get ASCII 1
                                  BOT
002F EB 06
                          JMP
                                  DL,'2'
0031 B2 32
                  TWO:
                          MOV
                                            ;get ASCII 2
0033 EB 02
                          JMP
                                  BOT
                          MOV
                                  DL, '3'
0035 B2 33
                  THREE:
                                            ;get ASCII 3
0037 B4 02
                  BOT:
                          MOV
                                  AH, 2
                                            ;display number
0039 CD 21
                          INT
                                  21H
```

# **Conditional Jumps and Conditional Sets**

Conditional jump instructions are always short jumps in the 8086 through the 80286 microprocessors. This limits the range of the jump to within  $\pm 127$  bytes and  $\pm 128$  bytes from the location following the conditional jump. In the 80386 and above, conditional jumps are either short or near jumps ( $\pm 32$ K). In the 64-bit mode of the Pentium 4, the near jump distance is  $\pm 2$ G for the conditional jumps. This allows these microprocessors to use a conditional jump to any location within the current code segment. Table 6–1 lists all the conditional jump instructions with their test conditions. Note that the Microsoft MASM version 6.x assembler automatically adjusts conditional jumps if the distance is too great.

The conditional jump instructions test the following flag bits: sign (S), zero (Z), carry (C), parity (P), and overflow (0). If the condition under test is true, a branch to the label associated with the jump instruction

occurs. If the condition is false, the next sequential step in the program executes. For example, a JC will jump if the carry bit is set.

The operation of most conditional jump instructions is straightforward because they often test just one flag bit, although some test more than one. Relative magnitude comparisons require more complicated conditional jump instructions that test more than one flag bit.

TABLE 6-1 Conditional jump instructions.

| Assembly Language | Tested Condition  | Operation                               |
|-------------------|-------------------|-----------------------------------------|
| JA                | Z = 0 and C = 0   | Jump if above                           |
| JAE               | C = 0             | Jump if above or equal                  |
| JB                | C = 1             | Jump if below                           |
| JBE               | Z = 1  or  C = 1  | Jump if below or equal                  |
| JC                | C = 1             | Jump if carry                           |
| JE or JZ          | Z = 1             | Jump if equal or jump if zero           |
| JG                | Z = 0 and $S = 0$ | Jump if greater than                    |
| JGE               | S = 0             | Jump if greater than or equal           |
| JL                | S != O            | Jump if less than                       |
| JLE               | Z = 1 or S != O   | Jump if less than or equal              |
| JNC               | C = 0             | Jump if no carry                        |
| JNE or JNZ        | Z = 0             | Jump if not equal or jump if not zero   |
| JNO               | O = 0             | Jump if no overflow                     |
| JNS               | S = 0             | Jump if no sign (positive)              |
| JNP or JPO        | P = 0             | Jump if no parity or jump if parity odd |
| JO                | O = 1             | Jump if overflow                        |
| JP or JPE         | P = 1             | Jump if parity or jump if parity even   |
| JS                | S = 1             | Jump if sign (negative)                 |
| JCXZ              | CX = 0            | Jump if CX is zero                      |
| JECXZ             | ECX = 0           | Jump if ECX equals zero                 |
| JRCXZ             | RCX = 0           | Jump if RCX equals zero (64-bit mode)   |

Because both signed and unsigned numbers are used in programming, and because the order of these numbers is different, there are two sets of conditional jump instructions for magnitude comparisons. Figure 6–5 shows the order of both signed and unsigned 8-bit numbers. The 16- and 32-bit numbers follow the same order as the 8-bit numbers, except that they are larger. Notice that an FFH (255) is above the 00H in the set of unsigned numbers, but an FFH (-1) is less than 00H for signed numbers. Therefore, an unsigned FFH is above 00H, but a signed FFH is less than 00H.

When signed numbers are compared, use the JG, JL, JGE, JLE, JE, and JNE instructions. The terms *greater* than and *less than* refer to signed numbers. When unsigned numbers are compared, use the JA, JB, JAB, JBE, JE, and JNE instructions. The terms *above* and *below* refer to unsigned numbers.

The remaining conditional jumps test individual flag bits, such as overflow and parity. Notice that JE has an alternative opcode JZ. All instructions have alternates, but many aren't used in programming because they don't usually fit the condition under test. (The alternates appear in Appendix B with the instruction set listing.) For example, the JA instruction (jump if above) has the alternative JNBE (jump if not below or equal). A JA functions exactly as a JNBE, but a JNBE is awkward in many cases when compared to a JA.

The conditional jump instructions all test flag bits except for JCXZ (jump if CX = 0) and JECXZ (jump if ECX = 0). Instead of testing flag bits, JCXZ directly tests the contents of the CX register without affecting the flag bits, and JECXZ tests the contents of the ECX register. For the JCXZ instruction, if CX = 0, a jump occurs, and if CX != 0, no jump occurs.



FIGURE 6-5 Signed and unsigned numbers follow different orders.

Likewise for the JECXZ instruction, if ECX = 0, a jump occurs; if ECX != 0, no jump occurs. In the Pentium 4 or Core2 operated in the 64-bit mode, the JRCXZ instruction jumps is RCX = 0.

A program that uses JCXZ appears in Example 6–6. Here, the SCASB instruction searches a table for OAH. Following the search, a JCXZ instruction tests CX to see if the count has reached zero. If the count is zero, the OAH is not found in the table. The carry flag is used in this example to pass the not found condition back to the calling program. Another method used to test to see if the data are found is the JNE instruction. If JNE replaces JCXZ, it performs the same function. After the SCASB instruction executes, the flags indicate a not-equal condition if the data were not found in the table.

#### **EXAMPLE 6-6**

```
; Instructions that search a table of 100H bytes for OAH
                  ;The offset address of TABLE is assumed to be in SI
0017 R9 0064
                          MOV CX,100
                                                 ;load counter
001A BO 0A
                         MOV AL, OAH
                                                 ;load AL with OAH
                                                 ;auto-increment
001C FC
                          CLD
001D F2/AE
                          REPNE SCASB
                                                 ;search for OAH
001F F9
                          STC
                                                 ;set carry if found
                         JCXZ NOT_FOUND
0020 E3 01
                                                 ; if not found
                  NOT FOUND
0022
```

The Conditional Set Instructions. In addition to the conditional jump instructions, the 80386 through the Core2 processors also contain conditional set instructions. The conditions tested by conditional jumps are put to work with the conditional set instructions. The conditional set instructions set a byte to either 01H or clear a byte to 00H, depending on the outcome of the condition under test. Table 6–2 lists the available forms of the conditional set instructions.

These instructions are useful where a condition must be tested at a point much later in the program. For example, a byte can be set to indicate that the carry is cleared at some point in the program by using the SETNC MEM instruction. This instruction places 01H into memory location MEM if carry is cleared, and 00H into MEM if carry is set. The contents of MEM can be tested at a later point in the program to determine if carry is cleared at the point where the SETNC MEM instruction executed.

TABLE 6–2 Conditional set instructions.

| Assembly Language | Tested Condition  | Operation                             |
|-------------------|-------------------|---------------------------------------|
| SETA              | Z = 0 and C = 0   | Set if above                          |
| SETAE             | C = 0             | Set if above or equal                 |
| SETB              | C = 1             | Set if below                          |
| SETBE             | Z = 1  or  C = 1  | Set if below or equal                 |
| SETC              | C = 1             | Set if carry                          |
| SETE or SETZ      | Z = 1             | Set if equal or set if zero           |
| SETG              | Z = 0 and $S = 0$ | Set if greater than                   |
| SETGE             | S = 0             | Set if greater than or equal          |
| SETL              | S != O            | Set if less than                      |
| SETLE             | Z = 1 or S != O   | Set if less than or equal             |
| SETNC             | C = 0             | Set if no carry                       |
| SETNE or SETNZ    | Z = 0             | Set if not equal or set if not zero   |
| SETNO             | O = 0             | Set if no overflow                    |
| SETNS             | S = 0             | Set if no sign (positive)             |
| SETNP or SETPO    | P = 0             | Set if no parity or set if parity odd |
| SETO              | O = 1             | Set if overflow                       |
| SETP or SETPE     | P = 1             | Set if parity or set if parity even   |
| SETS              | S = 1             | Set if sign (negative)                |

#### LOOP

The LOOP instruction is a combination of a decrement CX and the JNZ conditional jump. In the 8086 through the 80286 processors, LOOP decrements CX; if CX != 0, it jumps to the address indicated by the label. If CX becomes 0, the next sequential instruction executes. In the 80386 and above, LOOP decrements either CX or ECX, depending upon the instruction mode. If the 80386 and above operate in the I6-bit instruction mode, LOOP uses CX; if operated in the 32-bit instruction mode, LOOP uses ECX. This default is changed by the LOOPW (using CX) and LOOPD (using ECX) instructions in the 80386 through the Core2. In the 64-bit mode, the loop counter is in RCX and is 64 bits wide.

Example 6–7 shows how data in one block of memory (BLOCK1) add to data in a second block of memory (BLOCK2), using LOOP to control how many numbers add. The LODSW and STOSW instructions access the data in BLOCK1 and BLOCK2. The ADD AX, ES:[DI] instruction accesses the data in BLOCK2 located in the extra segment. The only reason that BLOCK2 is in the extra segment is that DI addresses extra segment data for the STOSW instruction. The .STARTUP directive only loads DS with the address of the data segment.

In this example, the extra segment also addresses data in the data segment, so the contents of DS are copied to ES through the accumulator. Unfortunately, there is no direct move from segment register to segment register instruction.

# **EXAMPLE 6-7**

```
; A program that sums the contents of BLOCK1 and BLOCK2
                  ; and stores the results on top of the data in BLOCK2.
                  MODEL SMALL
                                                  ; select SMALL model
                   . DATA
                                                  ; start data segment
                  BLOCK1 DW 100 DUP(?)
0000 0064[
                                                  ;100 words for BLOCK1
          0000
00C8 0064[
                  BLOCK2 DW 100 DUP(?)
                                                  ;100 words for BLOCK2
          0000
0000
                  . CODE
                                                  :start code segment
                  .STARTUP
                                                  ;start program
0017 8C D8
                          MOV AX, DS
                                                  ; overlap DS and ES
                          MOV ES.AX
001B FC
                          CLD
                                                  ;select auto-increment
001C B9 0064
                          MOV CX,100
                                                  ;load counter
001F BE 0000 R
                          MOV SI, OFFSET BLOCK1
                                                  ;address BLOCK1
                          MOV DI.OFFSET BLOCKS
                                                  ; address BLOCK2
0022 BF 00C8 R
                                                  ;load AX with BLOCK1
0025 AD
                  T.1 -
                          LODSW
0026 26:03 05
                          ADD AX.ES:[DI]
                                                  ; add BLOCK2
0029 AB
                          STOSW
                                                  ; save answer
002A E2 F9
                          LOOP L1
                                                  repeat 100 times
                   EXIT.
                  RND
```

Conditional LOOPs. As with REP, the LOOP instruction also has conditional forms: LOOPE and LOOPNE. The LOOPE (loop while equal) instruction jumps if CX != 0 while an equal condition exists. It will exit the loop if the condition is not equal or if the CX register decrements to 0. The LOOPNE (loop while not equal) instruction jumps if CX != 0 while a not-equal condition exists. It will exit the loop if the condition is equal or if the CX register decrements to 0. In the 80386 through the Core2 processors, the conditional LOOP instruction can use either CX or ECX as the counter. The LOOPEW/LOOPED or LOOPNEW/LOOPNED instructions override the instruction mode if needed. Under 64-bit operation, the loop counter uses RCX and is 64 bits in width. As with the conditional repeat instructions, alternates exist for LOOPE and LOOPNE. The LOOPE instruction is the same as LOOPNZ, and the LOOPNE instruction is the same as LOOPNZ. In most programs, only the LOOPE and LOOPNE apply.

# **CONTROLLING THE FLOW OF THE PROGRAM**

It is much easier to use the assembly language statements .IF, .ELSE, .ELSEIF, and .ENDIF to control the flow of the program than it is to use the correct conditional jump statement. These statements always indicate a special assembly language command to MASM. Note that the control flow assembly language statements beginning with a period are only available to MASM version 6.xx, and not to earlier versions of the assembler such as 5.10. Other statements developed in this chapter include the .REPEAT—.UNTIL and .WHILE—.ENDW statements. These statements (the dot commands) do not function when using the Visual C++ inline assembler.

Example 6–8(a) shows how these statements are used to control the flow of a program by testing AL for the ASCII letters A through F. If the contents of AL are A through F, 7 is subtracted from AL.

Accomplishing the same task using the Visual C++ inline assembler is usually handled in C++ rather than in assembly language. Example 6–8(b) shows the same task using the inline assembler in Visual C++ and conditional jumps in assembly language. It also shows how to use a label in an assembly block in Visual C++. This illustrates that it is more difficult to accomplish the same task without the dot commands. Never use uppercase for assembly language commands with the inline assembler because some of them are reserved by C++ and will cause problems.



In Example 6–8(a) notice how the && symbol represents the AND function in the .IF statement. There is no .if in Example 6–8(b) because the same operation was performed by using a few compare (CMP) instructions to accomplish the same task. See Table 6–3 for a complete list of relational operators used with the .IF statement. Note that many of these conditions (such as &&) are also used by many high-level languages such as C/C++.

Example 6–9 shows another example of the conditional .IF directive that converts all ASCII-coded letters to uppercase. First, the keyboard is read without echo using DOS INT 21H function 06H, and then the .IF statement converts the character into uppercase, if needed. In this example, the logical AND function (&&) is used to determine if the character is in lowercase. If it is lowercase, 20H is subtracted, converting to uppercase. This program reads a key from the keyboard and converts it to uppercase before displaying it. Notice also how the program terminates when the control C key (ASCII = 03H) is typed. The .LISTALL directive causes all assembler generated statements to be listed, including the label @Startup generated by

the .STARTUP directive. The .EXIT directive also is expanded by .LISTALL to show the use of the DOS INT 21H function 4CH, which returns control to DOS.

| Operator | Function              |
|----------|-----------------------|
| -        | Equal or the same as  |
| =        | Not equal             |
| >        | Greater than          |
| >=       | Greater than or equal |
| <        | Less than             |
| <=       | Less than or equal    |
| &        | Bit test              |
| !        | Logical inversion     |
| &&       | Logical AND           |
| II       | Logical OR            |
|          | Or                    |

TABLE 6-3 Relational operators used with the .IF statement in assembly language.

```
EXAMPLE 6-9
                 ; A DOS program that reads the keyboard and converts all
                  ;lowercase data to uppercase before displaying it.
                 This program is terminated with a control-C
                  MODEL TINY
                                                  ;select tiny model
                  LISTALL
                                                  ; list all statements
0000
                  . CODE
                                                  :start code segment
                  STARTUP
                                                  ;start program
               * @Startup
MAIN1: MOV
0100
0100 B4 06
                             AH. 6
                                                  :read key without echo
0102 B2 FF
                              DL, OFFH
                        MOV
0104 CD 21
                        INT
                              21H
                                                 ;if no key
                              MAIN1
0106 74
                        JE
                              AL, 3
0108 30 03
                        CMP
                                                 ;if control-C
010A 74 10
                        JE
                             MATN2
                         .IF AL >= 'a' && AL <= 'z'
                                cmp al, 'a
0108 72 06
                                     900001
0110 3C
        7A
                                cmp al,'z
0112 77 02
0114 2C 20
                                SUB AL, 20H
                         . ENDIF
0116
               * @C0001:
0116 8A DO
                        MOV
                             DL.AL
                                                  echo character to display
0118 CD 21
                              21H
011A EB E4
                        JMP
                             MAIN1
                                                  ;repeat
                 MATN2 .
011C
                 .EXIT
011C B4 4C
                        MOV AH. 4CH
011E CD 21
                        INT 21H
                 END
```

In this program, a lowercase letter is converted to uppercase by the use of the .IF AL >= 'a' && AL <= 'z' statement. If AL contains a value that is greater than or equal to a lowercase a, and less than or equal to a lowercase z (a value of a through z), the statement between the .IF and .ENDIF executes.

This statement (SUB AL,20H) subtracts 20H from the lowercase letter to change it to an uppercase letter. Notice how the assembler program implements the .IF statement (see lines that begin with \*). The label @C0001 is an assembler-generated label used by the conditional jump statements placed in the program by the .IF statement. Another example that uses the conditional .IF statement appears in Example 6–10. This program reads a key from the keyboard, and then converts it to hexadecimal code. This program is not listed in expanded form.

In this example, the .IF AL >='a' && AL<='f' statement causes the next instruction (SUB AL,57H) to execute if AL contains letters a through f, converting them to hexadecimal.

If it is not between letters a and f, the next .ELSEIF statement tests it for the letters A through F. If it is the letters A through F, 37H is subtracted from AL If neither condition is true, 30H is subtracted from AL before AL is stored at data segment memory location TEMP. The same conversion can be performed in a C++ function as illustrated in the program snippet of Example 6–10(b).

```
EXAMPLE 6-10(a)
                    ;A DOS program that reads key and stores its hexadecimal
                    ; value in memory location TEMP
                    MODEL SMALL
                                                  ;select small model
                                                  ;start data segment
0000
                    . DATA
0000 00
                    TEMP
                                                  ;define TEMP
0000
                     CODE
                                                  start code segment
                    .STARTUP
                                                  start program;
0017 B4 01
                            MOV AH, 1
                                                  ; read keyboard
0019 CD 21
                           INT
                                 21H
                            .IF AL >= 'a' && AL <= 'f'
0023 2C 57
                           SUB AL,57H
.ELSEIF .IF AL >= 'A' && AL <= 'F'
                                                                       ; if lowercase
002F 2C 37
                                   SUB AL, 37H
                                                                      ; if uppercase
                           . RLSE
0033 2C 30
                                   SUB AL.30H
                                                                      : otherwise
                            RNDIF
0035 A2 0000 R
                                TEMP, AL
                           MOV
                                                     :save it in TEMP
                    END
```

# **WHILE Loops**

As with most high-level languages, the assembler also provides the WHILE loop construct, available to MASM version 6.x. The .WHILE statement is used with a condition to begin the loop, and the .ENDW statement ends the loop.

Example 6–11 shows how the .WHILE statement is used to read data from the keyboard and store it into an array called BOP until the enter key (0DH) is typed. This program assumes that BUF is stored in the extra segment because the STOSB instruction is used to store the keyboard data in memory. Note that the .WHILE loop portion of the program is shown in expanded form so that the statements inserted by the assembler (beginning with a \*) can be studied. After the Enter key (0DH) is typed, the string is appended with a \$ so it can be displayed with DOS INT 21H function number 9.

### **EXAMPLE 6-11**

```
; A DOS program that reads a character string from the
                    ; keyboard and then displays it again.
                    MODEL SMALL
                                                   ;select small model
0000
                    . DATA
                                                   ;start data segment
0000 OD 0A
                                                   ;return and line feed
                           DB 13.10
                    MES
0002 0100[
                    BUF
                           DB 256 DUP(?)
                                                  ; character string buffer
           0.0
             1
                    .CODE
0000
                                                  ;start code segment
                   .STARTUP
                                                   ;start program
0017 RC DR
                           MOV AX.DX
                                                   ; overlap DS with ES
0019 8C C0
                          MOV ES.AX
001B FC
                           CLD
                                                  ;select auto-increment
001C BF 0002 R
                           MOV DI,OFFSET BUF
                                                  ; address buffer
                           .WHILE AL != ODH
                                                   ;loop while not enter
001F EB 05
                                0C0001
                           jmp
0021
0021 B4 01
                           MOV AH. 1
                                                  ;read key
0023 CD 21
                           INT
                               21H
                           STOSE
0025 AA
                                                  ;store key code
                           . ENDW
0026
                 * @C0001:
                                al.Odh
0026 3C 0D
0028 75 F7
                                @C0002
002A C6 45 FF 24
                                BYTE PTR[DI-1]'&'
                                DX,OFFSET MES
002E BA 0000 R
                           MOV
0031 B4 09
                           MOV
                               AH. 9
0033 CD 21
                                                  ; display MES
                           INT
                               21H
                    EXIT
```

The program in Example 6–11 functions perfectly, as long as we arrive at the .WHILE statement with AL containing some other value except 0DH. This can be corrected by adding a MOV AL,0DH instruction before the .WHILE statement in Example 6–11. Although not shown in an example, the .BREAK and .CONTINUE statements are available for use with the while loop. The .BREAK statement is often followed by the .IF statement to select the break condition as in .BREAK .IF AL == 0DH. The .CONTINUE statement, which can be used to allow the DO—.WHILE loop to continue if a certain condition is met, can be used with .BREAK. For example, .CONTINUE .IF AL == 15 allows the loop to continue if AL equals 15. Note that the .BREAK and .CONTINUE commands function in the same manner in a C++ program.

# **REPEAT-UNTIL Loops**

Also available to the assembler is the REPEAT–UNTIL construct. A series of instructions is repeated until some condition occurs. The .REPEAT statement defines the start of the loop; the end is defined with the .UNTIL statement, which contains a condition. Note that .REPEAT and .UNTIL are available to version 6.x of MASM.

If Example 6–11 is again reworked by using the REPEAT-UNTIL construct, this appears to be the best solution. See Example 6–12 for the program that reads keys from the keyboard and stores keyboard data into extra segment array BUF until the enter key is pressed. This program also fills the buffer with keyboard data until the Enter key (0DH) is typed. Once the Enter key is typed, the program displays the character string using DOS INT 2IH function number 9, after appending the buffer data with the required dollar sign. Notice how the .UNTIL AL == 0DH statement generates code (statements beginning with \*) to test for the Enter key.

#### EXAMPLE 6-12 ;A DOS program that reads a character string from the ; keyboard and then displays it again. .MODEL SMALL ;select small model 0000 DATA. ;start data segment ;return and line feed 0000 OD 0A MES DB 13.10 0002 0100[ BUF DB 256 DUP(?) ; character string buffer ;start code segment 0000 . CODE .STARTUP :start program 0017 8C D8 MOV AX, DX ; overlap DS with ES 0019 8C CO MOV ES, AX ;select auto-increment 001B FC CLD 001C BF 0002 R MOV DI,OFFSET BUF :address buffer REPEAT ;repeat until enter 001F QC0001 · 001F B4 01 MOV AH.1 ;read key INT 21H 0021 CD 21 0023 AA STOSE ;store key code .UNTIL AL == ODH 0025 3C 0D 0027 75 F7 al.0dh @C0001 0028 C6 45 FF 24 MOV BYTE PTRIDI-11'&' 002C BA 0000 R MOV DX.OFFSET MES 002E B4 09 MOV AH.9 0031 CD 21 INT 21H ; display MES .EXIT

| EXA                                  | ИPL      | .E 6–1                       | 3      |         |                                  |                                               |     |                               |
|--------------------------------------|----------|------------------------------|--------|---------|----------------------------------|-----------------------------------------------|-----|-------------------------------|
| 012F<br>0132                         | BF<br>BE | 0064<br>0008<br>0000<br>0064 | R<br>R |         | MOV<br>MOV                       | CX,100<br>DI,OFFSET<br>SI,OFFSET<br>BX,OFFSET | ONE | ;set count<br>;address arrays |
|                                      |          |                              |        |         | .REPE                            | AT                                            |     |                               |
| 0138<br>0138<br>0139<br>013B<br>013C | 02<br>AA | 07                           | •      | 9C0001: | LODSI<br>ADD A<br>STOSI<br>INC I | AL,[BX]                                       |     |                               |
|                                      |          |                              |        |         | .UNTI                            | LCXZ                                          |     |                               |
| 013D                                 | E2       | F9                           | *      |         | LOOP                             | 0C0001                                        |     |                               |

There is also an .UNTILCXZ instruction available that uses the LOOP instruction to check CX for a repeat loop. The .UNTILCXZ instruction uses the CX register as a counter to repeat a loop a fixed number of times. Example 6–13 shows a sequence of instructions that uses the .UNTILCXZ instruction used to add the contents of byte-sized array ONE to bytesized array TWO. The sums are stored in array THREE. Note that each array contains 100 bytes of data, so the loop is repeated 100 times. This example assumes that array THREE is in the extra segment, and that arrays ONE and TWO are in the data segment. Notice how the LOOP instruction is inserted for the .UNTILCXZ.

### **PROCEDURES**

The procedure (subroutine, method, or **function**) is an important part of any computer system's architecture. A procedure is a group of instructions that usually performs one task. A procedure is a reusable section of the software that is stored in memory once, but used as often as necessary.

This saves memory space and makes it easier to develop software. The only disadvantage of a procedure is that it takes the computer a small amount of time to link to the procedure and return from it. The CALL instruction links to the procedure, and the RET (return) instruction returns from the procedure.

The stack stores the return address whenever a procedure is called during the execution of a program. The CALL instruction pushes the address of the instruction following the CALL (**return address**) on the stack. The RET instruction removes an address from the stack so the program returns to the instruction following the CALL.

With the assembler, there are specific rules for storing procedures. A procedure begins with the PROC directive and ends with the ENDP directive. Each directive appears with the name of the procedure. This programming structure makes it easy to locate the procedure in a program listing. The PROC directive is followed by the type of procedure: NEAR or FAR. Example 6–16 shows how the assembler uses the definition of both a near (intrasegment) and far (intersegment) procedure. In MASM version 6.x, the NEAR or FAR type can be followed by the USES statement. The USES statement allows any number of registers to be automatically pushed to the stack and popped from the stack within the procedure. The USES statement is also illustrated in Example 6–14.

When these first two procedures are compared, the only difference is the opcode of the return instruction. The near return instruction uses opcode C3H and the far return uses opcode CBH. A near return removes a 16-bit number from the stack and places it into the instruction pointer to return from the procedure in the

current code segment. A far return removes a 32-bit number from the stack and places it into both IP and CS to return from the procedure to any memory location.

Procedures that are to be used by all software (global) should be written as far procedures. Procedures that are used by a given task (local) are normally defined as near procedures. Most procedures are near procedures.

| SUMS  | PROC                            | NEAR                                                                                                                                                 |
|-------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | ADD                             | AX, BX                                                                                                                                               |
|       | ADD                             | AX,CX                                                                                                                                                |
|       | ADD                             | AX, DX                                                                                                                                               |
|       | RET                             |                                                                                                                                                      |
| SUMS  | ENDP                            |                                                                                                                                                      |
| ermen | ppod                            | FAR                                                                                                                                                  |
| SUMSI |                                 |                                                                                                                                                      |
|       |                                 |                                                                                                                                                      |
|       |                                 | •                                                                                                                                                    |
|       |                                 | AX, DX                                                                                                                                               |
|       | RET                             |                                                                                                                                                      |
| SUMS1 | ENDP                            |                                                                                                                                                      |
| SUMS3 | PROC                            | NEAR USE BX CX DX                                                                                                                                    |
|       |                                 |                                                                                                                                                      |
|       |                                 |                                                                                                                                                      |
|       |                                 |                                                                                                                                                      |
|       |                                 |                                                                                                                                                      |
| SUMS  | ENDP                            |                                                                                                                                                      |
|       | SUMS<br>SUMS1<br>SUMS1<br>SUMS3 | ADD ADD ADD RET SUMS ENDP SUMS1 PROC ADD ADD ADD RET SUMS1 ENDP SUMS3 PROC ADD ADD ADD ADD ADD RET SUMS3 PROC ADD ADD ADD ADD ADD ADD ADD ADD ADD AD |

# **CALL**

The CALL instruction transfers the flow of the program to the procedure. The CALL instruction differs from the jump instruction because a CALL saves a return address on the stack. The return address returns control to the instruction that immediately follows the CALL in a program when a RET instruction executes.

**Near CALL.** The near CALL instruction is 3 bytes long; the first byte contains the opcode, and the second and third bytes contain the displacement, or distance of ±32K in the 8086 through the 80286 processors. This is identical to the form of the near jump instruction. The 80386 and above use a 32-bit displacement, when operating in the protected mode, that allows a distance of ±2G bytes. When the near CALL executes, it first pushes the offset address of the next instruction onto the stack. The offset address of the next instruction appears in the instruction pointer (IP or EIP). After saving this return address, it then adds the displacement from bytes 2 and 3 to the IP to transfer control to the procedure. There is no short CALL instruction. A variation on the opcode exists as CALLN, but this should be avoided in favor of using the PROC statement to define the CALL as near.

Why save the IP or EIP on the stack? The instruction pointer always points to the next instruction in the program. For the CALL instruction, the contents of IP/EIP are pushed onto the stack, so program control passes to the instruction following the CALL after a procedure ends.

Figure 6–6 shows the return address (IP) stored on the stack and the call to the procedure.

**Far CALL.** The far CALL instruction is like a far jump because it can call a procedure stored in any memory location in the system. The far CALL is a 5-byte instruction that contains an opcode followed by the next value for the IP and CS registers. Bytes 2 and 3 contain the new contents of the IP, and bytes 4 and 5 contain the new contents for CS.

The far CALL instruction places the contents of both IP and CS on the stack before jumping to the address indicated by bytes 2 through 5 of the instruction. This allows the far CALL to call a procedure located anywhere in the memory and return from that procedure. Figure 6–7 shows how the far CALL instruction calls a far procedure. Here, the contents of IP and CS are pushed onto the stack. Next, the program branches to the procedure. A variant of the far call exists as CALLF, but this should be avoided in favor of defining the type of call instruction with the PROC statement.

In the 64-bit mode a far call is to any memory location and the information placed onto the stack is an 8-byte number. Likewise, the far return instruction also retrieves an 8-byte return address from the stack and places it into RIP.



**CALLs with Register Operands.** Like jump instructions, call instructions also may contain a register operand. An example is the CALL BX instruction, which pushes the contents of IP onto the stack. It then jumps to the offset address, located in register BX, in the current code segment. This type of CALL always uses a 16-bit offset address, stored in any 16-bit register except the segment registers.

Example 6–15 illustrates the use of the CALL register instruction to call a procedure that begins at offset address DISP. (This call could also directly call the procedure by using the CALL DISP instruction.) The OFFSET address DISP is placed into the BX register, and then the CALL BX instruction calls the procedure beginning at address DISP. This program displays an "OK" on the monitor screen.

#### **EXAMPLE 6-15**

```
; A DOS program that displays OK using the DISP procedure.
                    .MODEL TINY
                                                  ;select tiny model
0000
                    CODE
                                                  start code segment
                    .STARTUP
                                                  start program
0100 BB 0110 R
                           MOV BX.OFFSET DISP
                                                  :load BX with offset DISP
                           MOV
                               DL. 'O
                                                  ;display 0
0105 FF D3
                           CALL BX
0107 R2 4R
                           MOV DL, 'K'
                                                  ;display K
0109 FF D3
                           CALL BX
                    RXIT
                    Procedure that displays the ASCII character in DL
                    DISP
                           PROC
                                  NEAR
0110
0110 B4 02
                                AH,2
                                                  ;select function 2
0112 CD 21
                           יויאד
                                21H
                                                  ;execute DOS function 2
0114 C3
                           RET
                    DISP
```

CALLs with Indirect Memory Addresses. A CALL with an indirect memory address is particularly useful whenever different subroutines need to be chosen in a program. This selection process is often keyed with a number that addresses a CALL address in a lookup table. This is essentially the same as the indirect jump that used a lookup table for a jump address earlier in this chapter. Example 6–16 shows how to access a table of addresses using an indirect CALL instruction. This table illustrated in the example contains three separate subroutine addresses referenced by the numbers 0, 1, and 2. This example uses the scaled-index addressing mode to multiply the number in EBX by 2 so it properly accesses the correct entry in the lookup table.

#### **EXAMPLE 6-16**

```
;Instruction that calls procedure ZERO, ONE, or TWO
;depending on the value in EBX
;
TABLE DW ZERO ;address of procedure ZERO
DW ONE ;address of procedure ONE
DW TWO ;address of procedure TWO

CALL TABLE[2*EBX]
```

The CALL instruction also can reference far pointers if the instruction appears as CALL FAR PTR [4\*EBX] or as CALL TABLE [4\*EBX], if the data in the table are defined as doubleword data with the DD directive. These instructions retrieve a 32-bit address (4 bytes long) from the data segment memory location addressed by EBX and use it as the address of a far procedure.

#### **RET**

The return instruction (RET) removes a 16-bit number (near return) from the stack and places it into IP, or removes a 32-bit number (far return) and places it into IP and CS. The near and far return instructions are both defined in the procedure's PROC directive, which automatically selects the proper return instruction. With the 80386 through the Pentium 4 processors operating in the protected mode, the far return removes 6 bytes from the stack. The first 4 bytes contain the new value for EIP and the last 2 contain the new value for CS. In the 80386 and above, a protected mode near return removes 4 bytes from the stack and places them into EIP.

When IP/EIP or IP/EIP and CS are changed, the address of the next instruction is at a new memory location. This new location is the address of the instruction that immediately follows the most recent CALL to a procedure. Figure 6–8 shows how the CALL instruction links to a procedure and how the RET instruction returns in the 8086–Core2 operating in the real mode.

There is one other form of the return instruction, which adds a number to the contents of the stack pointer (SP) after the return address is removed from the stack. A return that uses an immediate operand is ideal for use in a system that uses the C/C++ or PASCAL calling conventions.

(This is true even though the C/C++ and PASCAL calling conventions require the caller to remove stack data for many functions.) These conventions push parameters on the stack before calling a procedure. If the parameters are to be discarded upon return, the return instruction contains a number that represents the number of bytes pushed to the stack as parameters.

Example 6–17 shows how this type of return erases the data placed on the stack by a few pushes. The RET 4 adds a 4 to SP after removing the return address from the stack. Because the PUSH AX and PUSH BX together place 4 bytes of data on the stack, this return effectively deletes AX and BX from the stack. This type of return rarely appears in assembly language programs, but it is used in high-level programs to clear stack data after a procedure. Notice how parameters are addressed on the stack by using the BP register, which by default addresses the stack segment. Parameter stacking is common in procedures written for C++ or PASCAL by using the C++ or PASCAL calling conventions.

As with the CALLN and CALLF instructions, there are also variants of the return instruction: RETN and RETF. As with the CALLN and CALLF instructions, these variants should also be avoided in favor of using the PROC statement to define the type of call and return.





# **INTRODUCTION TO INTERRUPTS**

An interrupt is either a **hardware-generated CALL** (externally derived from a hardware signal) or a **software-generated CALL** (internally derived from the execution of an instruction or by some other internal event). At times, an internal interrupt is called an *exception*. Either type interrupts the program by calling an **interrupt service procedure** (ISP) or interrupt handler.

This section explains software interrupts, which are special types of CALL instructions. This section describes the three types of software interrupt instructions (INT, INTO, and INT 3), provides a map of the interrupt vectors, and explains the purpose of the special interrupt return instruction (IRET).

# **Interrupt Vectors**

An **interrupt vector** is a 4-byte number stored in the first 1024 bytes of the memory (00000H–003FFH) when the microprocessor operates in the real mode. In the protected mode, the vector table is replaced by an interrupt descriptor table that uses 8-byte descriptors to describe each of the interrupts. There are 256 different interrupt vectors, and each vector contains the address of an interrupt service procedure. Table 6–4 lists the interrupt vectors, with a brief description and the memory location of each vector for the real mode. Each vector contains a value for IP and CS that forms the address of the interrupt service procedure. The first 2 bytes contain the IP, and the last 2 bytes contain the CS.

| Number | Address  | Microprocessor | Function                       |
|--------|----------|----------------|--------------------------------|
| 0      | 0H-3H    | All            | Divide error                   |
| 1      | 4H-7H    | All            | Single-step                    |
| 2      | 8-BH     | All            | NMI pin                        |
| 3      | CH-FH    | All            | Breakpoint                     |
| 4      | 10H-13H  | All            | Interrupt on overflow          |
| 5      | 14H-17H  | 80186-Core2    | Bound instruction              |
| 6      | 18H-1BH  | 80186-Core2    | Invalid opcode                 |
| 7      | 1CH-1FH  | 80186-Core2    | Coprocessor emulation          |
| 8      | 20H-23H  | 80386-Core2    | Double fault                   |
| 9      | 24H-27H  | 80386          | Coprocessor segment overrun    |
| Α      | 28H-2BH  | 80386-Core2    | Invalid task state segment     |
| В      | 2CH-2FH  | 80386-Core2    | Segment not present            |
| С      | 30H-33H  | 80386-Core2    | Stack fault                    |
| D      | 34H-37H  | 80386-Core2    | General protection fault (GPF) |
| E      | 38H-3BH  | 80386-Core2    | Page fault                     |
| F      | 3CH-3FH  | _              | Reserved                       |
| 10     | 40H-43H  | 80286-Core2    | Floating-point error           |
| 11     | 44H-47H  | 80486SX        | Alignment check interrupt      |
| 12     | 48H-4BH  | Pentium-Core2  | Machine check exception        |
| 13-1F  | 4CH-7FH  | _              | Reserved                       |
| 20-FF  | 80H-3FFH | _              | User interrupts                |

TABLE 6-4 Interrupt vectors defined by Intel.

Intel reserves the first 32 interrupt vectors for the present and future microprocessor products. The remaining interrupt vectors (32–255) are available for the user. Some of the reserved vectors are for errors that occur during the execution of software, such as the divide error interrupt. Some vectors are reserved for the coprocessor. Still others occur for normal events in the system. In a personal computer, the reserved vectors are used for system functions, as detailed later in this section. Vectors 1–6, 7, 9, 16, and 17 function in the real mode and protected mode; the remaining vectors function only in the protected mode.

# **Interrupt Instructions**

The microprocessor has three different interrupt instructions that are available to the programmer: INT, INTO, and INT 3. In the real mode, each of these instructions fetches a vector from the vector table, and then calls the procedure stored at the location addressed by the vector. In the protected mode, each of these instructions fetches an interrupt descriptor from the interrupt descriptor table. The descriptor specifies the address of the interrupt service procedure. The interrupt call is similar to a far CALL instruction because it places the return address (IP/EIP and CS) on the stack.

**INTs.** There are 256 different software interrupt instructions (INTs) available to the programmer. Each INT instruction has a numeric operand whose range is 0 to 255 (00H–FFH). For example, the INT 100 uses interrupt vector 100, which appears at memory address 190H–193H. The address of the interrupt vector is determined by multiplying the interrupt type number by 4. For example, the INT 10H instruction calls the

interrupt service procedure whose address is stored beginning at memory location 40H ( $10H \times 4$ ) in the real mode. In the protected mode, the interrupt descriptor is located by multiplying the type number by 8 instead of 4 because each descriptor is 8 bytes long. Each INT instruction is 2 bytes long. The first byte contains the opcode, and the second byte contains the vector type number. The only exception to this is INT 3, a 1-byte special software interrupt used for breakpoints.

Whenever a software interrupt instruction executes, it (1) pushes the flags onto the stack, (2) clears the T and I flag bits, (3) pushes CS onto the stack, (4) fetches the new value for CS from the interrupt vector, (5) pushes IP/EIP onto the stack, (6) fetches the new value for IP/EIP from the vector, and (7) jumps to the new location addressed by CS and IP/EIP.

The INT instruction performs as a far CALL except that it not only pushes CS and IP onto the stack, but it also pushes the flags onto the stack. The INT instruction performs the operation of a PUSHF, followed by a far CALL instruction.

Notice that when the INT instruction executes, it clears the interrupt flag (I), which controls the external hardware interrupt input pin INTR (interrupt request). When I = 0, the microprocessor disables the INTR pin; when I = 1, the microprocessor enables the INTR pin. Software interrupts are most commonly used to call system procedures because the address of the system function need not be known. The system procedures are common to all system and application software. The interrupts often control printers, video displays, and disk drives. Besides relieving the program from remembering the address of the system call, the INT instruction replaces a far CALL that would otherwise be used to call a system function. The INT instruction is 2 bytes long, whereas the far CALL is 5 bytes long. Each time that the INT instruction replaces a far CALL, it saves 3 bytes of memory in a program. This can amount to a sizable saving if the INT instruction often appears in a program, as it does for system calls.

**IRET/IRETD.** The interrupt return instruction (IRET) is used only with software or hardware interrupt service procedures. Unlike a simple return instruction (RET), the IRET instruction will (1) pop stack data back into the IP, (2) pop stack data back into CS, and (3) pop stack data back into the flag register. The IRET instruction accomplishes the same tasks as the POPF, followed by a far RET instruction.

Whenever an IRET instruction executes, it restores the contents of I and T from the stack. This is important because it preserves the state of these flag bits. If interrupts were enabled before an interrupt service procedure, they are automatically re-enabled by the IRET instruction because it restores the flag register.

In the 80386 through the Core2 processors, the IRETD instruction is used to return from an interrupt service procedure that is called in the protected mode. It differs from the IRET because it pops a 32-bit instruction pointer (EIP) from the stack. The IRET is used in the real mode and the IRETD is used in the protected mode.

**INT 3.** An INT 3 instruction is a special software interrupt designed to function as a breakpoint. The difference between it and the other software interrupts is that INT 3 is a 1-byte instruction, while the others are 2-byte instructions. It is common to insert an INT 3 instruction in software to interrupt or break the flow of the software. This function is called a breakpoint. A breakpoint occurs for any software interrupt, but because INT 3 is 1 byte long, it is easier to use for this function. Breakpoints help to debug faulty software.

**INTO.** Interrupt on overflow (INTO) is a conditional software interrupt that tests the overflow flag (O). If O = O, the INTO instruction performs no operation; if O = I and an INTO instruction executes, an interrupt occurs via vector type number 4.

The INTO instruction appears in software that adds or subtracts signed binary numbers. With these operations, it is possible to have an overflow. Either the JO instruction or INTO instruction detects the overflow condition.

An Interrupt Service Procedure. Suppose that, in a particular system, a procedure is required to add the contents of DI, SI, BP, and BX and then save the sum in AX. Because this is a common task in this system, it may occasionally be worthwhile to develop the task as a software interrupt. Realize that interrupts are usually reserved for system events and this is merely an example showing how an interrupt service procedure appears. Example 6–18 shows this software interrupt. The main difference between this procedure and a normal far procedure is that it ends with the IRET instruction instead of the RET instruction, and the contents of the flag register are saved on the stack during its execution. It is also important to save all registers that are changed by the procedure using USES.

#### **EXAMPLE 6-18** 0000 INTS PROC FAR USES AX ADD 0000 03 C3 AX, BX ADD 0004 03 C7 ADD AX, DI 0006 03 C6 ADD AX, SI 0008 CF IRET 0009

# **Interrupt Control**

Although this section does not explain hardware interrupts, two instructions are introduced that control the INTR pin. The **set interrupt flag** instruction (STI) places a 1 into the I flag bit, which enables the INTR pin. The **clear interrupt flag** instruction (CLI) places a 0 into the I flag bit, which disables the INTR pin. The STI instruction enables INTR and the CLI instruction disables INTR. In a software interrupt service procedure, hardware interrupts are enabled as one of the first steps. This is accomplished by the STI instruction. The reason interrupts are enabled early in an interrupt service procedure is that just about all of the I/O devices in the personal computer are interrupt-processed. If the interrupts are disabled too long, severe system problems result.



FIGURE 6-9 Interrupts in a typical personal computer.

## **Interrupts in the Personal Computer**

The interrupts found in the personal computer differ somewhat from the ones presented in Table 6–4. The reason that they differ is that the original personal computers are 8086/8088-based systems. This meant that they only contained Intel-specified interrupts 0–4. This design has been carried forward so that newer systems are compatible with the early personal computers.

Access to the protected mode interrupt structure in use by Windows is accomplished through kernel functions Microsoft provides and cannot be directly addressed. Protected mode interrupts use an interrupt descriptor table, which is beyond the scope of the text at this point. Protected mode interrupts are discussed completely in later chapters. Figure 6–9 illustrates the interrupts available in the author's computer. The interrupt assignments are viewable in the control panel of Windows under Performance and Maintenance by clicking on System and selecting Hardware and then Device Manager. Now click on View and select Device by Type and finally Interrupts.

# **64-Bit Mode Interrupts**

The 64-bit system uses the IRETQ instruction to return from an interrupt service procedure. The main difference between IRET/IRETD and the IRETQ instruction is that IRETQ retrieves an 8-byte return address from the stack. The IRETQ instruction also retrieves the 32-bit EFLAG register from the stack and places it

into the RFLAG register. It appears that Intel has no plans for using the leftmost 32 bits of the RFLAG register. Otherwise, 64-bit mode interrupts are the same as 32-bit mode interrupts.

# MACHINE CONTROL AND MISCELLANEOUS INSTRUCTIONS

The last category of real mode instructions found in the microprocessor is the machine control and miscellaneous group. These instructions provide control of the carry bit, sample the BUSY/TEST pin, and perform various other functions. Because many of these instructions are used in hardware control, they need only be explained briefly at this point.

# **Controlling the Carry Flag Bit**

The carry flag (C) propagates the carry or borrow in multiple-word/doubleword addition and subtraction. It also can indicate errors in assembly language procedures. Three instructions control the contents of the carry flag: STC (set carry), CLC (clear carry), and CMC (complement carry). Because the carry flag is seldom used except with multiple-word addition and subtraction, it is available for other uses. The most common task for the carry flag is to indicate an error upon return from a procedure. Suppose that a procedure reads data from a disk memory file. This operation can be successful, or an error such as file-not-found can occur. Upon return from this procedure, if C = 1, an error has occurred; if C = 0, no error occurred. Most of the DOS and BIOS procedures use the carry flag to indicate error conditions. This flag is not available in Visual C/C++ for use with C++.

# WAIT

The WAIT instruction monitors the hardware  $\overline{BUSY}$  pin on the 80286 and 80386, and the  $\overline{TEST}$  pin on the 8086/8088. The name of this pin was changed beginning with the 80286 microprocessor from  $\overline{TEST}$  to  $\overline{BUSY}$ . If the WAIT instruction executes while the  $\overline{BUSY}$  pin = 1, nothing happens and the next instruction executes. If the  $\overline{BUSY}$  pin = 0 when the WAIT instruction executes, the microprocessor waits for the  $\overline{BUSY}$  pin to return to a logic 1. This pin inputs a busy condition when at a logic 0 level.

The  $\overline{BUSY}/\overline{TEST}$  pin of the microprocessor is usually connected to the  $\overline{BUSY}$  pin of the 8087 through the 80387 numeric coprocessors. This connection allows the microprocessor to wait until the coprocessor finishes a task. Because the coprocessor is inside an 80486 through the Core2, the  $\overline{BUSY}$  pin is not present in these microprocessors.

# **HLT**

The halt instruction (HLT) stops the execution of software. There are three ways to exit a halt: by an interrupt, by a hardware reset, or during a DMA operation. This instruction normally appears in a program to wait for an interrupt. It often synchronizes external hardware interrupts with the software system. Note that DOS and Windows both use interrupts extensively, so HLT will not halt the computer when operated under these operating systems.

# **NOP**

When the microprocessor encounters a no operation instruction (NOP), it takes a short time to execute. In early years, before software development tools were available, a NOP, which performs absolutely no operation, was often used to pad software with space for future machine language instructions. If you are developing machine language programs, which are extremely rare, it is recommended that you place 10 or so NOPS in your program at 50-byte intervals. This is done in case you need to add instructions at some future point. A NOP may also find application in time delays to waste time. Realize that a NOP used for timing is not very accurate because of the cache and pipelines in modem microprocessors.

# LOCK Prefix

The LOCK prefix appends an instruction and causes the  $\overline{LOCK}$  pin to become a logic 0. The  $\overline{LOCK}$  pin often disables external bus masters or other system components. The LOCK prefix causes the  $\overline{LOCK}$  pin to activate for only the duration of a locked instruction. If more than one sequential instruction is locked, the  $\overline{LOCK}$  pin remains a logic 0 for the duration of the sequence of locked instructions. The LOCK:MOV AL,[SI] instruction is an example of a locked instruction.

# **ESC**

The escape (ESC) instruction passes instructions to the floating-point coprocessor from the microprocessor. Whenever an ESC instruction executes, the microprocessor provides the memory address, if required, but otherwise performs a NOP. Six bits of the ESC instruction provide the opcode to the coprocessor and begin executing a coprocessor instruction. The ESC opcode never appears in a program as ESC and in itself is considered obsolete as an opcode. In its place are a set of coprocessor instructions (FLD, FST, FMUL, etc.) that assemble as ESC instructions for the coprocessor. More detail is provided in Chapter 13, which details the 8087–Core2 numeric coprocessors.

### **BOUND**

The BOUND instruction, first made available in the 80186 microprocessor, is a comparison instruction that may cause an interrupt (vector type number 5). This instruction compares the contents of any 16-bit or 32-bit register against the contents of two words or doublewords of memory: an upper and a lower boundary. If the value in the register compared with memory is not within the upper and lower boundary, a type 5 interrupt ensues. If it is within the boundary, the next instruction in the program executes.

For example, if the BOUND SI,DATA instruction executes, word-sized location DATA contains the lower boundary, and word-sized location DATA+2 bytes contains the upper boundary.

If the number contained in SI is less than memory location DATA or greater than memory location DATA+2 bytes, a type 5 interrupt occurs. Note that when this interrupt occurs, the return address points to the BOUND instruction, not to the instruction following BOUND. This differs from a normal interrupt, where the return address points to the next instruction in the program.

### **ENTER and LEAVE**

The ENTER and LEAVE instructions, first made available to the 80186 microprocessor, are used with stack frames, which are mechanisms used to pass parameters to a procedure through the stack memory. The stack frame also holds local memory variables for the procedure. Stack frames provide dynamic areas of memory for procedures in multiuser environments. The ENTER instruction creates a stack frame by pushing BP onto the stack and then loading BP with the uppermost address of the stack frame. This allows stack frame variables to be accessed through the BP register. The ENTER instruction contains two operands: The first operand specifies the number of bytes to reserve for variables on the stack frame, and the second specifies the level of the procedure.

Suppose that an ENTER 8,0 instruction executes. This instruction reserves 8 bytes of memory for the stack frame and the zero specifies level 0. Figure 6–10 shows the stack frame set up by this instruction. Note that this instruction stores BP onto the top of the stack. It then subtracts 8 from the stack pointer, leaving 8 bytes of memory space for temporary data storage. The uppermost location of this 8-byte temporary storage area is addressed by BP. The LEAVE instruction reverses this process by reloading both SP and BP with their prior values. The ENTER and LEAVE instructions were used to call C++ functions in Windows 3.1, but since then, CALL has been used in modern versions of Windows for C++ functions.

FIGURE 6–10 The stack frame created by the ENTER 8,0 instruction. Notice that BP is stored beginning at the top of the stack frame. This is followed by an 8-byte area called a stack frame.

